
UM008101-0601 Direct Memory Access
Figure 81. Write Register 5 Group
Figure 82. Write Register 6 Group
D7 D6 D5 D4 D3 D2 D1 D0
Base Register Byte
0
= Ready Active Low
1
= Ready Active High
10010
0
=StoponEnd-of-Block
1
= Auto Restart on End-of-Block
0
=CE
Only
1
=CE
/WAIT Multiplexed
D7
D6 D5 D4 D3 D2 D1 D0
Base Register Byte
01
111
=C3=Reset
000
Hex Command Name
01
=C7=ResetPortATiming
001
01
=C8=ResetPortBTiming
010
01
= CF = Load
011
01
= D3 = Continue
100
10
= AF = Disable Interrupts
011
10
= AB = Enable Interrupts
010
10
= A3 = Reset and Disable Interrupts
000
10
= B7 = Enable after RETI
101
10
= BF = Read Status Byte
111
00
= 8B = Reinitialize Status Byte
010
10
= A7 = Initialize Read Sequence
001
10
=B3=ForceReady
100
00
= 87 = Enable DMA
001
00
=83=DisableDMA
000
10
= BB = Read Mask Follows
110
Base Register Byte
Status Byte
Byte Counter (Low Byte)
Byte Counter (High Byte)
Port A Address (Low Byte)
Port B Address (High Byte)
0
Port B Address (Low Byte)
Port A Address (High Byte)
Kommentare zu diesen Handbüchern