Zilog Z80180 Bedienungsanleitung Seite 104

  • Herunterladen
  • Zu meinen Handbüchern hinzufügen
  • Drucken
  • Seite
    / 326
  • Inhaltsverzeichnis
  • LESEZEICHEN
  • Bewertet. / 5. Basierend auf Kundenbewertungen
Seitenansicht 103
Z8018x
Family MPU User Manual
UM005003-0703
89
Refresh Control And RESET
After RESET, based on the initialized value of RCR, refresh cycles occur
with an interval of ten clock cycles and are three clock cycles in duration.
Dynamic Ram Refresh Operation Notes
1. Refresh Cycle insertion is stopped when the CPU is in the following
states:
During RESET
When the bus is released in response to BUSREQ
During SLEEP mode
During Wait States
2. Refresh cycles are suppressed when the bus is released in response to
BUSREQ
. However, the refresh timer continues to operate. Thus, the
time at which the first refresh cycle occurs after the Z8X180 re-
acquires the bus depends on the refresh timer and has no timing
relationship with the bus exchange.
Table 11. DRAM Refresh Intervals
CYC1 CYC0
Insertion
Interval
Time Interval
10 MHz 8 MHz 6 MHz 4 MHz 2.5 MHz
0 0 10 states (1.0
ms)* (1.25 ms)* 1.66 ms2.5 ms4.0 ms
0 1 20 states (2.0
ms)* (2.5 ms)* 3.3 ms5.0 ms8.0 ms
1 0 40 states (4.0
ms)* (5.0 ms)* 6.8 ms10.0 ms16.0 ms
1 1 80 states (8.0
ms)* (10.0 ms)* 13.3 ms20.0 ms32.0 ms
* Calculated interval
Seitenansicht 103
1 2 ... 99 100 101 102 103 104 105 106 107 108 109 ... 325 326

Kommentare zu diesen Handbüchern

Keine Kommentare